# Electronic Ciruits Design Using Commuter

Dr. Fatma Hanafy ElFouly

## Electronic Circuits Design using Computer

Title : Electronic Circuits Design using Computer

**Code** :**ECE 312** 

Professor : Fatma Hanafy ElFouly

Room Number : 107 ट

#### **Basic information**

Lectures: 0

**Tutorial: 0** 

Teaching Hours:

Practical: 6

Total: 6

## Electronic Circuits Design Using Computer

| Grading system   |                               |      |     |     |    |  |
|------------------|-------------------------------|------|-----|-----|----|--|
| Teacher Opinion  | Reports / sheets / Activities | 30%  | 30  | -   | -  |  |
|                  | Attendance                    |      |     | -   | -  |  |
|                  | Quiz 1 / Quiz 2               |      |     | 40% | 12 |  |
|                  | Mid-term exam                 |      |     | 60% | 18 |  |
| Practical / Oral | <b>Practical Attendance</b>   | 30%  | 30  | 10% | 3  |  |
|                  | Lab. Reports                  |      |     | 10% | 3  |  |
|                  | Lab. Activities / Projects    |      |     | -   | -  |  |
|                  | Final oral / practical exam   |      |     | 80% | 24 |  |
| Final Exam       |                               | 40%  | 40  |     |    |  |
| Total            |                               | 100% | 100 |     |    |  |

### **Practical Topics**

| Week No. Topic |                                                                           | Lecture | Tutorial | Practical |
|----------------|---------------------------------------------------------------------------|---------|----------|-----------|
| WEEK INU.      | Topic                                                                     |         | hours    | hours     |
| 1 •            | <ul><li>Introduction</li></ul>                                            |         | -        |           |
|                | ■ FPGA structure                                                          | -       |          | 6         |
|                | <ul> <li>Introduction to CAD tools</li> </ul>                             |         |          |           |
| 2              | ■ Fundamental VHDL units                                                  |         | -        |           |
|                | <ul><li>Data Types</li></ul>                                              | -       |          | 6         |
|                | <ul><li>Operators</li></ul>                                               |         |          |           |
|                | <ul> <li>Assignment Statements</li> </ul>                                 |         |          |           |
| 3              | <ul> <li>Multiplexers</li> </ul>                                          | -       | -        | 6         |
|                | <ul> <li>Decoders</li> </ul>                                              |         | -        |           |
| 4              | <ul><li>Encoders</li></ul>                                                | -       |          | 6         |
|                | <ul> <li>Latches</li> </ul>                                               |         | -        |           |
| _              | <ul> <li>Flip Flop</li> </ul>                                             |         |          |           |
| 5              | <ul> <li>Parallel register</li> </ul>                                     | -       |          | 6         |
|                | <ul> <li>Shift register</li> </ul>                                        |         |          |           |
| 6              | <ul> <li>Counters</li> </ul>                                              | -       | -        | 6         |
| 7              | <ul> <li>Half Adder, Full Adder, Parallel Adder</li> </ul>                |         | -        | 6         |
|                | <ul> <li>Half, Full, Parallel subtractor using Parallel Adders</li> </ul> | -       |          |           |
| 8              | <ul> <li>Introduction to Finite State Machines</li> </ul>                 | -       | -        | 6         |
| 9              | ■ Mid Term                                                                |         |          | 1         |
| 10             | <ul> <li>Traffic Light Controller example</li> </ul>                      | -       | -        | 6         |
| 11             | ■ FSM as Sequence Detectors                                               | -       | -        | 6         |
| 12             | <ul> <li>Timing Simulation, Synthesis, Place and Route</li> </ul>         | -       | -        | 6         |
| 13             | <ul> <li>Pin Assignments, FPGA configuration</li> </ul>                   | -       | -        | 6         |
| 14             | <ul> <li>Oral/Practical</li> </ul>                                        | -       | -        |           |
| 15             | ■ Final Exam                                                              | -       | -        | 2         |